# Rechnerarchitekturen für Deep-Learning Anwendungen (RADL)



Dustin Heither, Maximilian Achenbach, and Robert Kagan

# **Optimizing Deep Learning Performance:**

A Hybrid CPU-GPU Framework with Multithreading, SIMD, and Evaluation of Efficiency Metrics



# **Outline**

### 5. Presentation

- **01** Tweaks & Enhancements
- 02 Hardware & Benchmark
- 03 CUDA Tuning
- **04** Multithreading & SIMD
- **05** Quantization
- 06 Outlook

## **Tweaks & Enhancements**





## – Build System Enhancements:

Goal: Support new compiler flags

Solution: Updated make config

## Data Preprocessing:

Goal: Avoid repeated transposing

Solution: Pre-transposed fc\_bias and fc\_weights

## Function Inlining:

Goal: Minimize overhead caused by function calls

Solution: Inlined all remaining functions

## Optimization Flags:

- Goal: Enable optimizations and detect memory issues
- Solution: Integrated -O3 and -fsanitize=address

### – AVX-512 Optimization:

- Goal: Avoid repeated inline assembly runtime checks for AVX-512
- Solution: Relocated the checks for AVX-512 to the Makefile

# **Hardware & Benchmark**



Hardware

| CPU                  | Release date     | TDP (W) | Number of (performance) cores | Number of threads |
|----------------------|------------------|---------|-------------------------------|-------------------|
| AMD Ryzen 7 3800XT   | 7. Juli 2020     | 105     | 8                             | 16                |
| Apple M3 Pro 11-Core | 30. Oktober 2023 | 27      | 5                             | 11                |
| Intel Core i7 1065G7 | 1. Juni 2019     | 15      | 4                             | 8                 |

| GPU                     | Release date       | TDP (W) | Number of CUDA cores | Base Clock (MHz) |
|-------------------------|--------------------|---------|----------------------|------------------|
| NVIDIA GeForce RTX 2080 | 20. September 2018 | 215     | 2944                 | 1515             |
| NVIDIA GeForce MX350    | 10. February 2020  | 20      | 640                  | 1354             |

# **Hardware & Benchmark**



## Benchmark

- Batch size: 1

- **Epochs**: 128

- Unit:
  - Total time
  - In microseconds (µs)
  - Averaged over 12 runs

  - Lower is better
- Old:Quantization:XL:
  - Last presentation
     Data type: int8
     Image dimensions: (32x30)<sup>2</sup>

# **CUDA Tuning**

### Overview



### Fixed CUDA Transpose:

- Change: Corrected the previously incorrect implementation
- Benefit: Ensured accurate functionality and improved code reliability

### Implemented CUDA Constant Memory for Conv2D:

- Change: Optimized kernel operations using constant memory for frequently accessed data
- Benefit: Reduced memory latency and improved execution speed

### – Implemented CUDA Pipeline:

- Change: Introduced efficient pipelining mechanisms for overlapping data transfer and computation
- Benefit: Enhanced GPU utilization and throughput

## Separated GPU Allocations from CPU:

- Change: Decoupled memory management between CPU and GPU
- Benefit: Improved resource management

# **CUDA Tuning**

## Profiling with nvprof



## Key Takeaways

- MNIST:
  - 34% matmul
  - 18% conv2d
  - 12% maxpool, biasing, relu
- XL:
  - 94% matmul
  - <2% other functions</p>
- Key Insights
  - matmul becomes the bottleneck in XL

- Explanation
  - matmul complexity: O(n³)
  - Other functions: O(n²)
  - Scale factor: 32
  - Growth Factor:
    - matmul: 32,768
    - Other functions: 1024

- Goal
  - Improve matmul computation speed













## Multithreading



#### Fixed Memory Leak

Change: Resolved a memory leak that had existed for a long time

Benefit: Reduced memory usage

#### Enhanced Poison Pill

Change: Removed costly if comparisons

Benefit: Direct thread termination

#### Optimized mt\_arg

- Change:
  - Reduced the size of mt arg
  - Moved mt\_arg to its own header file
- Benefit: Lower memory overhead and improved modularity

### Enhanced Multithreading

- Change: Improved smart multithreading and thread distribution
- Benefit: Better performance and workload balance

# Before:

```
void create mt(long threads) {
  mt arg *mt = (mt arg*)malloc(THREADS * sizeof(mt arg));
  for(long i = 0; i < THREADS; i++) {
    mt[i].idx = i;
    pthread create(&tids[i], NULL, start mt, &mt[i]);
static void *start mt(void *arg) {
  mt arg *mt = (mt arg*)arg;
  while(1) {
    mt arg *head = (mt arg*)g async queue pop(queue);
    if(head->start routine == stop mt) {
       break:
    head->idx = mt->idx;
    head->start routine(head);
  return NULL;
```

## Multithreading



#### Fixed Memory Leak

Change: Resolved a memory leak that had existed for a long time

Benefit: Reduced memory usage

#### Enhanced Poison Pill

Change: Removed costly if comparisons

Benefit: Direct thread termination

#### Optimized mt\_arg

- Change:
  - Reduced the size of mt arg
  - Moved mt\_arg to its own header file
- Benefit: Lower memory overhead and improved modularity

### Enhanced Multithreading

- Change: Improved smart multithreading and thread distribution
- Benefit: Better performance and workload balance

```
After:
__attribute__((always_inline)) inline void create_mt(int threads) {
  int idx[THREADS];
  for(int i = 0; i < THREADS; i++) {
    idx[i] = i;
    pthread create(&tids[i], NULL, start mt, &idx[i]);
  wait_mt();
attribute ((always inline)) inline static void *start mt(void *arg) {
  int idx = *(int*)arg;
  wait mt();
  while(1) {
    mt arg *head = (mt arg*)g async queue pop(queue);
    head->idx = idx:
    head->start routine(head);
  return NULL:
```

## Multithreading



- Fixed Memory Leak
  - Change: Resolved a memory leak that had existed for a long time
  - Benefit: Reduced memory usage
- Enhanced Poison Pill
  - Change: Removed costly if comparisons
  - Benefit: Direct thread termination
- Optimized mt\_arg
  - Change:
    - Reduced the size of mt\_arg
    - Moved mt\_arg to its own header file
  - Benefit: Lower memory overhead and improved modularity
- Enhanced Multithreading
  - Change: Improved smart multithreading and thread distribution
  - Benefit: Better performance and workload balance

```
Before (mt.hpp):
typedef struct mt_arg {
  long idx;
  matrix **a ptr;
  matrix *a;
  matrix **b ptr;
  matrix *b;
  int len;
  matrix **c ptr;
  matrix *c;
} mt_arg;
After (mt_arg.hpp):
typedef struct mt_arg {
  int idx;
  matrix **a:
  matrix **b;
  matrix **c;
  int len:
} mt_arg;
```

## Multithreading



#### Fixed Memory Leak

Change: Resolved a memory leak that had existed for a long time

Benefit: Reduced memory usage

#### Enhanced Poison Pill

Change: Removed costly if comparisons

Benefit: Direct thread termination

#### Optimized mt\_arg

- Change:
  - Reduced the size of mt arg
  - Moved mt\_arg to its own header file
- Benefit: Lower memory overhead and improved modularity

### Enhanced Multithreading

- Change: Improved smart multithreading and thread distribution
- Benefit: Better performance and workload balance

```
Before:
void add_mt(mt_arg *mt) {
  for(int i = mt->idx; i < mt->c->x; i += THREADS) {
    mt->i = i;
    add_simd(mt);
  wait mt();
After:
attribute ((always inline)) inline void add mt(mt arg *mt) {
  for(int i = mt->idx * ((*mt->c)->x / THREADS);
i < ((mt->idx + 1) * ((*mt->c)->x / THREADS)) +
(mt->idx == THREADS - 1? (*mt->c)->x % THREADS : 0);
j++) {
    mt->i = i;
     add simd(mt);
  wait mt();
```













AMX (1 / 2)



## Progress

- Fixed void matmul\_simd(mt\_arg \*mt);
- Implemented void conv2d\_simd(mt\_arg \*mt);

## AMX Registers

- X (or Y) Registers:
  - 4 source registers for computations
  - Containing 64 floating-point values in total
- Z Registers:
  - Serves as the accumulator or output registers
  - Holds a 64x64 floating-point matix

### AMX Instructions

- Defined in aarch64.h:
  - Implemented as macros for assembly instructions
  - Utilize bitmasks (bm) to define instruction behavior
- Key instructions:
  - AMX\_SET(); and AMX\_CLR();
     Frame an AMX instruction block
  - AMX\_LDX(bm); or AMX\_LDY(bm);
     Load values into the X or Y registers
  - AMX\_STZ(bm);
     Stores values from the Z registers into memory
  - AMX\_FMA32(bm);:
     Performs fused multiply add
     (z[j][i] += x[i] \* y[j])

16





### Example AMX Instruction

Extract of void matmul\_simd(mt\_arg \*mt);

## Power Consumption

Measured with powermetrics (average values)

| Benchmark | mW   |
|-----------|------|
| Neon      | 7331 |
| AMX       | 7778 |
| Neon XL   | 7340 |
| AMX XL    | 7218 |

```
uint64_t ldx = (uint64_t)&(*mt->a)->m[get idx(mt->i, 0, (*mt->a)->y)];
Idx = Idx | 1ull << 60; // four registers
Idx = Idx | 1ull << 62; // multiple registers
uint64 t fma32 = 1ull << 63; // vector mode
uint64_t stz = (uint64_t)&z reg;
// ...
for(int k = 0; k + CHUNK SIZE - 1 < (*mt->a)->y; <math>k + = CHUNK SIZE) {
     size_t k offset = k * sizeof(DATA TYPE);
     AMX LDX(Idx + k offset);
     AMX_LDY(ldy + k_offset);
     for(int i = 0; i < CHUNK_SIZE / LANE_SIZE; i++) {</pre>
          size_t i offset = LANE SIZE * i * sizeof(DATA TYPE);
          AMX FMA32(fma32 + i offset + (i offset << 10)); // x and y offset
AMX STZ(stz);
AMX_CLR():
```













# Quantization

### Overview



## Data Type Optimization

Change: float32 → int8

Benefit: Standard for Al/ML quantization,
 enabling greater efficiency with minimal accuracy loss

### SIMD Integration

- Change: Added support for int8 in AVX-512, AVX2, and Arm Neon
- Benefit: Process even more elements in parallel, significantly boosting computation speed

### Memory Reduction

- Change: Model size reduced by ~10% (282.8MB → 253.7MB)
- Benefit: Frees up memory on resource-limited devices

```
#ifdef x86
    #ifdef AVX512F
      #ifdef INT
        long CHUNK SIZE = sizeof( m256i) / sizeof(DATA TYPE);
         __m256i a, b;
         mmask32 m;
        for(int k = 0; k < (*mt->a)->y; k += CHUNK SIZE) {
          m = (mmask32)((1 << (((k + CHUNK SIZE) <= (*mt->a)->y)?
CHUNK SIZE: (*mt->a)->y - k)) - 1);
           a = mm256 \text{ maskz loadu epi8(m, &(*mt->a)->m[get idx(mt->i,
k, (*mt->a)->y)]);
           b = mm256 \text{ maskz loadu epi8(m, &(*mt->b)->m[get idx(mt->j, mt->b)->m]}
k, (*mt->b)->y)]);
           (*mt->c)->m[get idx(mt->i, mt->j, (*mt->c)->y)] +=
_mm256_reduce_add_epi16(_mm256_mullo_epi16(_mm256_cvtepi8_epi16(_mm
256_extractf128_si256(a, 0)),
_mm256_cvtepi8_epi16(_mm256_extractf128_si256(b, 0))));
           (*mt->c)->m[get idx(mt->i, mt->j, (*mt->c)->y)] +=
mm256 reduce add epi16( mm256 mullo epi16( mm256 cvtepi8 epi16( mm
256_extractf128_si256(a, 1)),
_mm256_cvtepi8_epi16(_mm256_extractf128_si256(b, 1))));
```



## Quantization



## **Quantization XL**

















# **Outlook**

# Work In Progress



- Framework
- ICPX vs. Clang
- CUDA Tuning
  - Improve matmul performance
- Multithreading
  - Multithread images
  - OpenMP GPU offload target
- SIMD
- Quantization
  - Apple AMX
  - Quantization layer